61
TÍTULO: On Boosting Energy-Efficiency of Heterogeneous Embedded Systems via Game Theory
AUTORES: David Pereira; Aleksandar Ilic; Leonel Sousa ;
PUBLICAÇÃO: 2017, FONTE: 8th Workshop on Parallel Programming and Run-Time Management Techniques for Many-Core Architectures and 6th Workshop on Design Tools and Architectures For Multicore Embedded Computing Platforms, PARMA-DITAM 2017 in Proceedings of the 8th Workshop and 6th Workshop on Parallel Programming and Run-Time Management Techniques for Many-core Architectures and Design Tools and Architectures for Multicore Embedded Computing Platforms, PARMA-DITAM@HiPEAC 2017, Stockholm, Sweden, January 25, 2017, VOLUME: Part F126743
INDEXADO EM: Scopus DBLP CrossRef: 1
NO MEU: DBLP
62
TÍTULO: Exploring GPU performance, power and energy-efficiency bounds with Cache-aware Roofline Modeling
AUTORES: Andre Lopes; Frederico Pratas; Leonel Sousa ; Aleksandar Ilic;
PUBLICAÇÃO: 2017, FONTE: 2017 IEEE International Symposium on Performance Analysis of Systems and Software, ISPASS 2017, Santa Rosa, CA, USA, April 24-25, 2017
INDEXADO EM: Scopus DBLP CrossRef: 28
NO MEU: DBLP
63
TÍTULO: Cache-aware Roofline Model in Intel® Advisor
AUTORES: Leonel Sousa; Aleksandar Ilic;
PUBLICAÇÃO: 2017, FONTE: ERCIM News, VOLUME: 2017, NÚMERO: 110
INDEXADO EM: DBLP
NO MEU: DBLP
64
TÍTULO: Performance Analysis with Cache-Aware Roofline Model in Intel Advisor
AUTORES: Diogo Marques; Helder Duarte; Aleksandar Ilic; Leonel Sousa; Roman Belenov; Philippe Thierry; Zakhar A Matveev;
PUBLICAÇÃO: 2017, FONTE: 2017 International Conference on High Performance Computing & Simulation, HPCS 2017, Genoa, Italy, July 17-21, 2017
INDEXADO EM: DBLP
NO MEU: DBLP
65
TÍTULO: Analyzing Performance of Multi-cores and Applications with Cache-aware Roofline Model
AUTORES: Diogo Marques; Helder Duarte; Leonel Sousa; Aleksandar Ilic;
PUBLICAÇÃO: 2017, FONTE: 2017 International Conference on High Performance Computing & Simulation, HPCS 2017, Genoa, Italy, July 17-21, 2017
INDEXADO EM: DBLP
NO MEU: DBLP
66
TÍTULO: GPU Parallelization of HEVC In-Loop Filters
AUTORES: Biao Wang; Diego F de Souza; Mauricio Alvarez Mesa; Chi Ching Chi; Ben Juurlink; Aleksandar Ilic; Nuno Roma ; Leonel Sousa ;
PUBLICAÇÃO: 2017, FONTE: INTERNATIONAL JOURNAL OF PARALLEL PROGRAMMING, VOLUME: 45, NÚMERO: 6
INDEXADO EM: WOS CrossRef
67
TÍTULO: Modeling Large Compute Nodes with Heterogeneous Memories with Cache-Aware Roofline Model
AUTORES: Nicolas Denoyelle; Brice Goglin; Aleksandar Ilic; Emmanuel Jeannot; Leonel Sousa;
PUBLICAÇÃO: 2017, FONTE: High Performance Computing Systems. Performance Modeling, Benchmarking, and Simulation - 8th International Workshop, PMBS 2017, Denver, CO, USA, November 13, 2017, Proceedings, VOLUME: 10724
INDEXADO EM: DBLP
NO MEU: DBLP
68
TÍTULO: Cache-aware Roofline Model in Intel (R) Advisor
AUTORES: Leonel Sousa; Aleksandar Ilic;
PUBLICAÇÃO: 2017, FONTE: ERCIM NEWS, NÚMERO: 110
INDEXADO EM: WOS
69
TÍTULO: The parameters of Fibonacci and Lucas cubes
AUTORES: Aleksandar Ilic; Marko Milosevic;
PUBLICAÇÃO: 2017, FONTE: Ars Math. Contemp., VOLUME: 12, NÚMERO: 1
INDEXADO EM: DBLP
NO MEU: DBLP
70
TÍTULO: GPU-assisted HEVC intra decoder  Full Text
AUTORES: Diego F de Souza; Aleksandar Ilic; Nuno Roma ; Leonel Sousa ;
PUBLICAÇÃO: 2016, FONTE: JOURNAL OF REAL-TIME IMAGE PROCESSING, VOLUME: 12, NÚMERO: 2
INDEXADO EM: Scopus WOS DBLP CrossRef
NO MEU: DBLP
Página 7 de 14. Total de resultados: 140.