An 8-Bit 0.35-V 5.04-Fj/Conversion-Step Sar Adc With Background Self-Calibration of Comparator Offset

AuthID
P-00G-CD9
Document Type
Article
Year published
2015
Published
in IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, ISSN: 1063-8210
Volume: 23, Issue: 7, Pages: 1301-1307 (7)
Indexing
Publication Identifiers
SCOPUS: 2-s2.0-84934274386
Wos: WOS:000356879200011
Source Identifiers
ISSN: 1063-8210
Export Publication Metadata
Marked List
Info
At this moment we don't have any links to full text documens.