1
TITLE: DARNS: A Randomized Multi-modulo RNS Architecture for Double-and-Add in ECC to prevent Power Analysis Side Channel Attacks
AUTHORS: Ambrose, JA; Pettenghi, H ; Sousa, L ;
PUBLISHED: 2013, SOURCE: 18th Asia and South Pacific Design Automation Conference (ASP-DAC) in 2013 18TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC)
INDEXED IN: Scopus WOS DBLP CrossRef: 2
IN MY: ORCID
2
TITLE: Method to Design General RNS Reverse Converters for Extended Moduli Sets
AUTHORS: Pettenghi, H ; Chaves, R ; Sousa, L ;
PUBLISHED: 2013, SOURCE: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, VOLUME: 60, ISSUE: 12
INDEXED IN: Scopus WOS DBLP CrossRef: 19
IN MY: ORCID
3
TITLE: Randomised multi-modulo residue number system architecture for double-and-add to prevent power analysis side channel attacks
AUTHORS: Ambrose, JA; Pettenghi, H ; Jayasinghe, D; Sousa, L ;
PUBLISHED: 2013, SOURCE: IET CIRCUITS DEVICES & SYSTEMS, VOLUME: 7, ISSUE: 5
INDEXED IN: Scopus WOS DBLP CrossRef: 5
IN MY: ORCID
4
TITLE: RNS Reverse Converters for Moduli Sets With Dynamic Ranges up to (8<i>n</i>+1)-bit
AUTHORS: Pettenghi, H ; Chaves, R ; Sousa, L ;
PUBLISHED: 2013, SOURCE: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, VOLUME: 60, ISSUE: 6
INDEXED IN: Scopus WOS DBLP CrossRef: 38
IN MY: ORCID
5
TITLE: Efficient implementation of multi-moduli architectures for Binary-to-RNS conversion
AUTHORS: Pettenghi, H ; Sousa, L ; Ambrose, JA;
PUBLISHED: 2012, SOURCE: 17th Asia and South Pacific Design Automation Conference (ASP-DAC) in 2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC)
INDEXED IN: Scopus WOS DBLP CrossRef: 4
IN MY: ORCID
6
TITLE: RNS Arithmetic Units for Modulo {2^n+-k}
AUTHORS: Pedro Miguens Matutino; Héctor Pettenghi ; Ricardo Chaves ; Leonel Sousa ;
PUBLISHED: 2012, SOURCE: DSD
INDEXED IN: Scopus DBLP CrossRef: 11
IN MY: ORCID
7
TITLE: Improved Nanopipelined RTD Adder Using Generalized Threshold Gates
AUTHORS: Hector Pettenghi ; Maria J Avedillo; Jose M Quintana;
PUBLISHED: 2011, SOURCE: IEEE TRANSACTIONS ON NANOTECHNOLOGY, VOLUME: 10, ISSUE: 1
INDEXED IN: Scopus WOS CrossRef
IN MY: ORCID
8
TITLE: An improved RNS generator 2(n) +/- k based on threshold logic
AUTHORS: Hector Pettenghi ; Ricardo Chaves ; Leonel Sousa ; Maria J Avedillo;
PUBLISHED: 2010, SOURCE: 18th IEEE/IFIP International Conference on VLSI and System-on-Chip in PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP
INDEXED IN: Scopus WOS DBLP CrossRef
IN MY: ORCID